



## IN1006 Systems Architecture (PRD1 A 2022/23)

My Moodle | IN1006\_PRD1\_A\_2022-23 | COURSEWORK 1: Weekly Assessed Quiz | Quiz 7 Weekly Assessed Quiz 2022

Started on Thursday, 15 December 2022, 5:32 PM

State Finished

Completed on Thursday, 15 December 2022, 5:50 PM

Time taken 17 mins 25 secs

Grade 10.00 out of 10.00 (100%)

Question 1

Correct

Mark 1.00 out of 1.00

What is the maximum number of instructions that can be executed simultaneously for the MIPS pseudo-code below?

- 1. add a, b, c
- 2. sub d, b,c
- 3. add g, e ,d
- 4. add h, e, f
- 5. sub a, a, b

## Select one:

- a. 2
- ob. 4
- 0 d. 5
- e. Don't know/no answer
- of. 1

Instructions 1 and 2 can be executed at the same time (they can share inputs as they have not changed). There is a dependency between 2, 3 (i.e. d). However 3, 4, 5 have no dependences. Therefore the largest size block of non-dependent instructions is 3. Mixing instruction types has no effect.

The correct answer is: 3

| Mark 1.00 out of 1.00                                                                                                                              |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                    |  |
| Consider the following MIPS code:                                                                                                                  |  |
| 1. add d1, b1, c1                                                                                                                                  |  |
| 2. sub d2, b1 ,c1                                                                                                                                  |  |
| 3. add e1, d1, d2                                                                                                                                  |  |
| 4. sub e2, d1, d2                                                                                                                                  |  |
| Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?                                                |  |
| Select one:                                                                                                                                        |  |
|                                                                                                                                                    |  |
| ○ b. MIMD                                                                                                                                          |  |
| ○ c. SIMD                                                                                                                                          |  |
| ○ d. SISD or SIMD                                                                                                                                  |  |
| ○ e. MIMD or SISD                                                                                                                                  |  |
| ○ f. Do not know the answer                                                                                                                        |  |
|                                                                                                                                                    |  |
| Your answer is correct.                                                                                                                            |  |
| Instructions 1-2 fit with MISD as they involve different instructions upon the same data. Instructions 3-4 also fit with MISD for the same reason. |  |

Thus, MISD is the best option for the above code.

The correct answer is: MISD

Question **2**Correct

| Mark 1.00 out of 1.00 |                                                                                                                                                                                                                                |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                       |                                                                                                                                                                                                                                |  |
| Con                   | sider the following MIPS code:                                                                                                                                                                                                 |  |
| ,                     | 1. add a, b, c                                                                                                                                                                                                                 |  |
| 2                     | 2. add b, c ,d                                                                                                                                                                                                                 |  |
| 3                     | 3. add f, e , b                                                                                                                                                                                                                |  |
| 4                     | 4. add h, k, g                                                                                                                                                                                                                 |  |
| Ē                     | 5. add m, k, w                                                                                                                                                                                                                 |  |
|                       | ch of the following compiler optimisations could avoid data hazards in this code assuming a 4 stage pipeline (i.e., 1. fetch ruction; 2. Decode and load data; 3. Execute instruction; 4. Write to memory) with no forwarding? |  |
|                       | a. Move instruction 5 before instruction 1.                                                                                                                                                                                    |  |
|                       | b. Move instruction 4 before instruction 3.                                                                                                                                                                                    |  |
|                       | c. Do not know the answer.                                                                                                                                                                                                     |  |

## Your answer is correct.

Question **3**Correct

Instruction 3 depends on instruction 2 (due to b). Instructions 4 and 5 can be moved before it in the program without affecting the overall program outcome. This move would make instruction 3 to load b in the 7th cycle in a pipeline execution (assuming that instruction 1 starts in cycle 1). In the 7th cycle however instruction 2 will have written b to memory (this would happen in cycle 5 of the pipeline). So the data hazard would no longer be present.

The correct answer is:

Move instructions 4 and 5 before instruction 3.

od. No compiler optimisation is possible.

• e. Move instructions 4 and 5 before instruction 3.



| Mark 1.00 out of 1.00                                                                                                                   |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                                         |  |  |
| How many superscalar execution units could be used for the MIPS pseudo-code below? Assume no register forwarding.                       |  |  |
| 1. add a, b, c                                                                                                                          |  |  |
| 2. add d, b ,c                                                                                                                          |  |  |
| 3. add g, e ,d                                                                                                                          |  |  |
| 4. add h, e, f                                                                                                                          |  |  |
| 5. add f, a, b                                                                                                                          |  |  |
| Select one:                                                                                                                             |  |  |
| O a. 3                                                                                                                                  |  |  |
| ○ b. Don't know/no answer                                                                                                               |  |  |
| <ul><li>⊚ c. 2</li></ul>                                                                                                                |  |  |
| O d. 5                                                                                                                                  |  |  |
| ○ e. 1                                                                                                                                  |  |  |
| O f. 4                                                                                                                                  |  |  |
|                                                                                                                                         |  |  |
| The number of execution units that can be used is limited to the largest sized block of non-dependent instructions. In the above block, |  |  |
| • Instructions 1, 2, do not depend on each other.                                                                                       |  |  |
| Instruction 3 depends on instruction 2 (due to d)                                                                                       |  |  |
| • There is a dependency between 4 and 5 (due to f).                                                                                     |  |  |
| Therefore the largest size block of non-dependent instructions is 2.                                                                    |  |  |
| The correct answer is: 2                                                                                                                |  |  |
|                                                                                                                                         |  |  |
| Question <b>7</b>                                                                                                                       |  |  |
| Correct                                                                                                                                 |  |  |
| Mark 1.00 out of 1.00                                                                                                                   |  |  |
|                                                                                                                                         |  |  |
| Which of the following is the best description of a 'stall'?                                                                            |  |  |
| Select one:                                                                                                                             |  |  |
| <ul> <li>a. Waiting for the next instruction to be fetched after a branch is taken.</li> </ul>                                          |  |  |
| ○ b. Don't know/no answer                                                                                                               |  |  |
| o. Instruction depends upon the results of a previous instruction still in the pipeline, e.g. compound math expressions.                |  |  |
| d. Loading instructions into pipeline before the result of a decision is known, e.g. loading instructions after a branch                |  |  |
| <ul><li>e. A gap in the pipeline where some or all of the stages are not processing an instruction.</li></ul>                           |  |  |
| Of. Hardware cannot support a combination of instructions in the same clock cycle, e.g. two simultaneous memory accesses.               |  |  |
|                                                                                                                                         |  |  |
| A stall occurs in response to a control hazard. It involves waiting for the next instruction to be fetched after a branch is taken.     |  |  |
| The correct answer is: Waiting for the next instruction to be fetched after a branch is taken                                           |  |  |

Question **6**Correct

| Mark 1.00 out of 1.00     |                                                                                                                             |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
|                           |                                                                                                                             |  |
| Which of th               | Which of the following describes best the concept of "out-of-order" execution?                                              |  |
| a. Inst                   | ructions are executed in two separate CPUs operating in parallel.                                                           |  |
| Ob. Inst                  | ructions are executed in pipelines.                                                                                         |  |
| c. An                     | nstruction and a data queue are used to regulate the execution of instructions by the CPU.                                  |  |
| O d. Inst                 | ructions are loaded first to cache before brought to the CPU for execution.                                                 |  |
| O e. Do                   | not know the answer                                                                                                         |  |
| Your answe                | r is correct.                                                                                                               |  |
| Instruction               | are not given to the CPU for execution immediately when they are due. They are placed in a queue and are moved              |  |
|                           | ne CPU only when all the data that they need are available. Also the data D produced by an instruction I are placed in a    |  |
| queue and<br>memory.      | only when the data of all the instructions that were earlier than I are also written in the queue data, D are written to    |  |
| The correct               | answer is:                                                                                                                  |  |
| An instruct               | on and a data queue are used to regulate the execution of instructions by the CPU.                                          |  |
|                           |                                                                                                                             |  |
| Question <b>9</b> Correct |                                                                                                                             |  |
| Mark 1.00 out o           | 1.00                                                                                                                        |  |
| Wark 1.00 out o           | 1.00                                                                                                                        |  |
| How many                  | superscalar execution units could be used for the MIPS pseudo-code below? Assume no register forwarding.                    |  |
| 1. add a                  | .b. c                                                                                                                       |  |
| 2. add c                  |                                                                                                                             |  |
| 3. add f,                 |                                                                                                                             |  |
| 4. add h                  |                                                                                                                             |  |
| 5. add f,                 | n, b                                                                                                                        |  |
| Select one:               |                                                                                                                             |  |
| O a. Dor                  | 't know/no answer                                                                                                           |  |
| O b. 2                    |                                                                                                                             |  |
| O c. 4                    |                                                                                                                             |  |
| O d. 3                    |                                                                                                                             |  |
| O e. 5                    |                                                                                                                             |  |
| f. 1                      | <b>~</b>                                                                                                                    |  |
| The numbe                 | r of execution units that can be used is limited to the largest sized block of non-dependent instructions. All instructions |  |
| have some                 | dependency with another.                                                                                                    |  |
| The correct               | answer is: 1                                                                                                                |  |

Question **8**Correct

| Question 10                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Correct                                                                                                                                           |
| Mark 1.00 out of 1.00                                                                                                                             |
|                                                                                                                                                   |
| Consider the following MIPS code:                                                                                                                 |
| 1. lw d1, 8(\$t0)                                                                                                                                 |
| 2. lw d2, 9(\$t0)                                                                                                                                 |
| 3. lw d3, 10(\$t0)                                                                                                                                |
| 4. add e1, d1, d2                                                                                                                                 |
| 5. add e2, d1, d3                                                                                                                                 |
| 6. add e3, d2, d3                                                                                                                                 |
| Which of the architectures in the Flynn taxonomy would be best suited for executing the above code?                                               |
| Select one:                                                                                                                                       |
| a. SISD or SIMD                                                                                                                                   |
| O b. MISD                                                                                                                                         |
| O c. Do not know the answer                                                                                                                       |
| O d. SISD                                                                                                                                         |
| ● e. SIMD                                                                                                                                         |
| O f. MIMD                                                                                                                                         |
| Vous angular is correct                                                                                                                           |
| Your answer is correct.                                                                                                                           |
| Instructions 1-3 fit with SIMD as they involve the same instruction upon different data. Instructions 4-6 also fit with SIMD for the same reason. |
| Thus, SIMD is the best option for the above code.                                                                                                 |
|                                                                                                                                                   |

The correct answer is: SIMD

■ Quiz 6 \_ Weekly Assessed Quiz 2022

Jump to...

## Quiz navigation



Show one page at a time

Finish review